Changes

Jump to navigation Jump to search
4,509 bytes added ,  23:23, 4 February 2016
Adding NAND page
{{Infobox MMIO
| arm = Full
| base = 0x0d010000
| len = 0x100
| bits = 32
| ppcirq = None
| latteirq = 1
}}
== Register List ==
{{reglist|NAND Interface}}
{{rla|0x0d010000|32|NAND_CTRL|NAND Control and Status}}
{{rla|0x0d010004|32|NAND_CONFIG|??}}
{{rla|0x0d010008|32|NAND_ADDR1|Address bytes 1-2 (column)}}
{{rla|0x0d01000c|32|NAND_ADDR2|Address bytes 3-5 (row)}}
{{rla|0x0d010010|32|NAND_DATABUF|Memory address of the Data buffer}}
{{rla|0x0d010014|32|NAND_ECCBUF|Memory address of the Spare buffer}}
{{rla|0x0d010018|32|NAND_BANK|NAND bank swapping}}
{{rld|0x0d01001c...0x0d01002c|32|NAND_UNK1|Unknown}}
{{rld|0x0d010030|32|NAND_UNK_STATE|Unknown}}
{{rld|0x0d010034...0x0d010100|32|NAND_UNK2|Unknown}}
|}
== Register Details ==
{{reg32 | NAND_CTRL | addr = 0x0d010000 | hifields = 9 | lofields = 5 |
|1|1|1|1|1|1|1|1|8|
|R/W|R/W|R/W|R/W|R/W|R/W|R/W|R/W|R/W|
|EXEC|IRQ|ERR|A5|A4|A3|A2|A1|COMMAND||
|1|1|1|1|12|
|R/W|R/W|R/W|R/W|W|
|WAIT|WR|RD|ECC|DATALEN|
}}
This register controls the state of the NAND interface.
{{regdesc
|EXEC|Write 1: initiate NAND command<br/>Write 0: reset NAND interface<br/>Read: NAND interface busy
|IRQ|Set to enable IRQ generation when command is complete
|ERR|If set, NAND error occured (?){{check}}
|A5|Send fifth address byte (typ. row address high)
|A4|Send fourth address byte (typ. row address mid)
|A3|Send third address byte (typ. row address low)
|A2|Send second address byte (typ. column address high)
|A1|Send first address byte (typ. column address low)
|COMMAND|8-bit NAND command
|WAIT|Wait for R/B to go high between address and data phases (wait for read/write/erase/reset)
|WR|Transfer data to the NAND chip
|RD|Transfer data from the NAND chip
|ECC|Calculate ECC or ?? {{check}}
|DATALEN|Number of bytes to transfer during the data phase
}}
----
{{reg32 | NAND_CONFIG | addr = 0x0d010004 | hifields = 4 | lofields = 2 |
|4|1|4|8|
|R/W|R/W|R/W|R/W|
|ATTR0|ENABLE|ATTR1|ATTR2||
|8|8|
|R/W|R/W|
|ATTR3|ATTR4|
}}
This register probably configures certain aspects of the NAND interface (timings?){{check}}.
{{regdesc
|ATTR0|Set based on lookup table; set to 3 for 128MB NAND chips, 4 otherwise
|ENABLE|Set to 1 before first command is sent to NAND, set to 0 when de-initializing the NAND driver.
|ATTR1|Set based on lookup table; always 0x3
|ATTR2|Set based on lookup table; always 0x3e
|ATTR3|Set based on lookup table; always 0x0e
|ATTR4|Set based on lookup table; always 0x7f
}}
When IOSU initializes the NAND driver, it turns on the enable bit (writing 0x08000000) and then send the GET CHIP ID command (0x90). Based on the reply, it looks up the correct definitions of the other attributes and pokes them into this register. C2W changes this register twice during boot, once setting it to 0xCB3E0E7F and again setting it to 0x743E3EFF.
----
{{reg32 | NAND_ADDR1 | addr = 0x0d010008 | hifields = 1 | lofields = 2 |
|16|
|U|
|||
|8|8|
|R/W|R/W|
|ADDR2|ADDR1|
}}
This register contains the first two address bytes that can be sent to the NAND chip. Normally it contains the column address (offset within a page).
{{regdesc
|ADDR2|Second address byte
|ADDR1|First address byte
}}
----
{{reg32 | NAND_ADDR2 | addr = 0x0d01000c | hifields = 2 | lofields = 2 |
|8|8|
|U|R/W|
||ADDR5||
|8|8|
|R/W|R/W|
|ADDR4|ADDR3|
}}
This register contains the last three address bytes that can be sent to the NAND chip. Normally it contains the row address (page number).
{{regdesc
|ADDR5|Fifth address byte
|ADDR4|Fourth address byte
|ADDR3|Third address byte
}}
----
{{regsimple2 | NAND_DATABUF | addr = 0x0d010010 | bits = 32 | split=4 | access = U | accesshi = R/W }}
This register contains the DMA address of the page data buffer (0x800 bytes). The address must be 16-byte aligned.
If the spare data is being written alone (such as using a RANDOM DATA IN command with DMALEN=0x40), this points to it instead. Generally speaking, the first 0x800 bytes of data go here, whatever they may be.
----
{{regsimple2 | NAND_ECCBUF | addr = 0x0d010014 | bits = 32 | split=4 | access = U | accesshi = R/W }}
This register contains the DMA address of the spare and ECC data buffer (0x40 spare bytes + 0x10 bytes of hardware-calculated ECC syndrome). The address must be 16-byte aligned.
The hardware-calculated ECC is written to the address in this register XOR 0x40.
----
{{regsimple | NAND_BANK | addr = 0x0d010018 | bits = 32 | access = R/W }}
This register contains a flag representing the currently active NAND bank. 0x00000001 is the vWii's bank and 0x00000002 is the Wii U's bank.
108

edits

Navigation menu